# Nanometre-scale electronics with III-V compound semiconductors

Jesús A. del Alamo<sup>1</sup>

For 50 years the exponential rise in the power of electronics has been fuelled by an increase in the density of silicon complementary metal-oxide-semiconductor (CMOS) transistors and improvements to their logic performance. But silicon transistor scaling is now reaching its limits, threatening to end the microelectronics revolution. Attention is turning to a family of materials that is well placed to address this problem: group III-V compound semiconductors. The outstanding electron transport properties of these materials might be central to the development of the first nanometre-scale logic transistors.

The microelectronics revolution might best be characterized by the motto 'smaller is better'. A unique attribute of the silicon metal-oxide-semiconductor field-effect transistor (MOSFET), the workhorse of the industry, is that its logic characteristics improve as its dimensions are reduced<sup>1</sup>. When it comes to logic operations, a transistor behaves as a switch, and its most important qualities, after its footprint, are switching speed and switching energy. Because MOSFETs have decreased in size following a geometrical law, switching speed and transistor density have increased exponentially, while switching energy has decreased in a similar fashion<sup>2.3</sup>. These 'triple dividends' of MOSFET scaling have powered the microelectronics revolution.

Modern logic circuits are based on a pair of transistors with complementary characteristics. They are referred to as n-type and p-type MOSFETs (or simply NMOS and PMOS transistors). Together they are known as complementary metal–oxide–semiconductor (CMOS) transistors and have been the dominant logic family because their simplicity and unique low-power characteristics have allowed the synthesis of very dense circuits.

Recently, MOSFET scaling entered a phase of 'power-constrained scaling' as the power density dissipated by logic chips hit about 100 W cm<sup>-2</sup> (ref. 4). Power density cannot increase much further without incurring substantial packaging and cooling costs that make these chips impractical for most applications. Continued progress in transistor density will require a reduction in the operating voltage<sup>3–5</sup>, but this will compromise switching speed. This problem is partly why the operating voltage for CMOS transistors has bottomed out at around 1 V for some time<sup>3</sup>. Without further reductions, future scaling may not be feasible.

One possible solution is to introduce a new channel material in which charge carriers travel at a much higher velocity than in silicon. This would allow a reduction in voltage without a loss of performance. And this is why attention is turning to III–V compound semiconductors.

The III–V compound semiconductors, such as GaAs, AlAs, InAs, InP and their ternary and quaternary alloys, combine elements in columns III and V of the periodic table. Some III–V compounds have unique optical and electronic properties. Their ability to efficiently emit and detect light means they are often used in lasers, light-emitting diodes and detectors for optical communications, instrumentation and sensing. A few, notably GaAs, InGaAs and InAs, exhibit outstanding electron transport properties. Transistors based on these materials are at the heart of many high-speed and high-frequency electronic systems<sup>6</sup>. In fact, there is a large and mature industry manufacturing III–V integrated circuits in great volumes for applications as diverse as smart phones, cellular base stations, fibre-optic systems, wireless local-area networks, satellite communications, radar, radioastronomy and defence systems. The recent widespread use of handheld devices and their enormous consumption of data has been a boon to the III–V integrated-circuit industry, which is now characterized by highly automated and rigorous large-scale manufacturing, relatively large-area wafers, sophisticated device and circuit design tools, well-established device reliability, and a rich and competitive industrial ecosystem. No other family of materials currently being considered to replace the silicon channel in a MOSFET has such an impressive list of attributes.

Today, III–V CMOS technology is a mainstream part of semiconductor research. Their future role has recently been recognized in the *International Technology Roadmap for Semiconductors*<sup>7</sup>.

Here I outline the case for III–V CMOS technology, discuss the most critical problems that remain to be overcome, and summarize recent progress made in the field.

#### The rationale for using III-V compounds

The case for III–V CMOS technology is often made by drawing attention to the extraordinary electron mobility of certain III–V compounds (Fig. 1). In InGaAs or InAs, the electron mobility is more than 10 times higher than in silicon at a comparable sheet density. The outstanding frequency response of III–V transistors is also frequently invoked. For example, current-gain and power-gain cutoff frequencies of InGaAs-based high-electron-mobility transistors (HEMTs) — a well-established transistor design in its own right — exceed 600 GHz and 1 THz, respectively<sup>8–10</sup>. Impressive as these attributes are, such arguments do not address what really matters for a logic transistor.

A logic transistor operates as a switch that toggles between an 'on' state and an 'off' state. For fast switching, a high on current ( $I_{ON}$ ) is desired. To limit standby power consumption, the off current ( $I_{OFF}$ ) must be minimized. It is in terms of  $I_{ON}$  and  $I_{OFF}$  that the suitability of a transistor for logic should be assessed (for these and other definitions, see Fig. 2 in the Review by Colinge and colleagues<sup>1</sup>).

In an NMOS transistor in saturation,  $I_{\rm ON}$  is determined by the product of the sheet electron concentration and the electron injection velocity,  $v_{\rm inj}$ , at the 'virtual source'<sup>11</sup>, the location on the channel that presents the highest energy barrier in the conduction band. This is the bottleneck to electron flow.

We can learn about the injection velocity of future III-V transistors by



**Figure 1** | **Electron and hole mobility of group III–V compound semiconductors.** The highest room-temperature mobility of electrons (red) and holes (blue) in inversion layers and quantum wells is shown as a function of the actual semiconductor lattice constant (side length of a cubic unit cell of a semiconductor crystal). The mobilities are reported for any sheet carrier concentration. For relaxed layers, under no strain, the lattice constant is its natural one, as shown on the scale. For pseudomorphic layers, which are perfectly strained on a substrate with a different lattice constant, the lattice constant is that of the substrate. As a result, points marked with the same label may appear in different locations in the figure. The impact of biaxial strain is indicated by an arrow representing increasing compressive biaxial strain. There is a wide gap between electron and hole mobilities among III–V compound semiconductors at any lattice constant, and compressive biaxial strain plays a large role in bridging this gap.

examining III–V HEMTs. In this regard, HEMTs provide an excellent model system to study issues of importance in future III–V MOSFETs<sup>12</sup>.

Measurements in InGaAs and InAs HEMTs<sup>13</sup> have revealed values for  $v_{inj}$  that approach  $4 \times 10^7$  cm s<sup>-1</sup> at 0.5 V (Fig. 2). This value of voltage has been selected to compare future technology options because it delivers a sizeable reduction in power dissipation from the present supply of 1 V. In the III–V HEMTs in Fig. 2,  $v_{inj}$  is more than twice that of comparable silicon MOSFETs at less than half the voltage<sup>14</sup>. For devices shorter than about 50 nm, the injection velocity becomes independent of gate length. Monte Carlo simulations indicate that electron transport through the channel takes place in a ballistic fashion, that is, with almost no collisions<sup>15</sup>. In this instance, the injection velocity is determined by the band structure of the channel material (Fig. 2), and  $v_{inj}$  increases with InAs composition in the channel as a result of a lower electron effective mass<sup>13</sup>.

Sheet carrier concentration also affects  $I_{\rm ON}$ . Concerns have been expressed about the limitation that a low effective mass imposes on the maximum sheet electron concentration that can be obtained<sup>16</sup>. Recent measurements in InGaAs and InAs HEMTs suggest that the electron effective mass is significantly greater than the bulk value<sup>17</sup>. This is explained by the strong non-parabolicity of the conduction band of these materials, coupled with electron quantization in the thin channel and biaxial compressive stress from lattice mismatch with the InP substrate.

The combination of a high  $v_{\rm inj}$  and reasonable channel density of states confers InGaAs and InAs 'quantum-well' FETs with the potential to deliver outstanding  $I_{\rm ON}$  at a low supply voltage,  $V_{\rm DD}$ , something essential in future CMOS transistors.

But  $I_{\text{OFF}}$  is just as important as  $I_{\text{ON}}$ . In quantum-well devices without source and drain junctions, such as HEMTs,  $I_{\text{OFF}}$  is set by the

subthreshold swing, *S*, which quantifies the sharpness of the drop of the drain current below threshold. In InAs and InGaAs HEMTs, the quantum nature of the channel effectively confines electrons and yields a steep subthreshold behaviour with respect to comparable silicon  $MOSFETs^{18}$ . The thinner the channel, the closer the subthreshold swing approaches its ideal value of ~60 mV per decade (that is, the current increases by a factor of 10 for every 60-mV increase in gate voltage) at room temperature.

Thinning down the channel is not without drawbacks, however, as scattering tends to increase degrading transport. Measurements of mobility show this. When the thickness of the channel of an InAs HEMT is reduced from 10 nm to 5 nm, the electron mobility degrades from ~13,000 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> to ~10,000 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> (ref. 18). However, the injection velocity of short-gate-length transistors is affected much less<sup>19</sup>. This makes sense because ballistic transport should be expected when transistors are short enough. A thin quantum-well architecture has the potential to scale to very small dimensions.

An important goal of scaling is to maximize I<sub>ON</sub> while maintaining an acceptable  $I_{\text{OFF}}$ . When discussing the suitability of different device technologies for logic applications, both values should be considered. A simple way is to refer to the  $I_{\rm ON}$  that can be obtained for a set value of  $I_{\text{OFF}}$  at a certain  $V_{\text{DD}}$ . This figure can be unambiguously defined in any device with reasonable characteristics even if it does not have the 'correct' threshold voltage,  $V_T$ , as is often the case in experimental devices. A standard value for  $I_{\rm OFF}$  in high-performance logic devices is 100 nA  $\mu$ m<sup>-1</sup>. Figure 3 shows the  $I_{ON}$  of different devices at this value of  $I_{\rm OFF}$  and a  $V_{\rm DD}$  of 0.5 V. It includes InAs HEMTs from my own laboratory<sup>20</sup>, as well as commercial silicon CMOS transistors scaled to 0.5 V (ref. 12). In addition, projections for future silicon CMOS transistors based on the International Technology Roadmap for Semiconductors<sup>7</sup> are also shown. Figure 3 indicates that when appropriately balancing performance and short-channel effects, InAs FETs substantially outperform silicon MOSFETs of similar gate length. The gap is more startling when you consider that the silicon MOSFETs have a source resistance of about 80  $\Omega$  µm, compared with 230  $\Omega$  µm for the InAs HEMTs. If this shortcoming can be addressed, much better performance can be expected from a future InAs quantumwell FET technology<sup>21</sup>.

Underpinning the phenomenal electrical characteristics of III–V FETs is heterostructure growth technology with monoatomic layer precision and an ability to synthesize perfectly specular interfaces. Molecular beam epitaxy (MBE) and, increasingly, metalorganic vapourphase epitaxy (MOVPE) are at the heart of 'bandgap engineering' in III–V heterostructures. Perhaps the most dramatic testament to these technologies is the electron mobility of 36 million cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> obtained at low temperatures in the AlGaAs/GaAs system<sup>22</sup>. This could be the most perfect artificial structure ever made.

The III–V HEMTs have helped make the case for III–V CMOS technology. By themselves, they are not suitable for use in logic because of their high gate leakage current. Nevertheless, HEMTs have provided valuable design features for a future III–V MOSFET, including a junctionless design with a thin, undoped, InAs-rich quantum well that extends under the extrinsic portion of the device, over which is placed raised source and drain regions.

#### **Critical issues**

The barriers facing the take-up of a new channel material for CMOS technology are huge. By the time the technology will be ready for deployment, the transistor gate length will need to be shorter than 10 nm. To compound the challenge, a disruptive technology, such as one that incorporates III–V compounds, will need to deliver substantially better performance (at least 30–50% better) than the silicon alternative. It must also promise to deliver more than one future scaled generation. All this must be achieved with cost-effective manufacturing and unprecedented reliability. Before this can happen, several critical problems have to be addressed. These are discussed here.



**Figure 2** | **Electron injection velocity in III–V HEMTs.** Electron injection velocity,  $v_{\rm inj}$  is shown for InGaAs and InAs HEMTs with different channel compositions and for silicon MOSFETs as a function of gate length<sup>13,14</sup>. The III–V HEMTs are measured at a drain–source voltage ( $V_{\rm DS}$ ) of 0.5 V, the silicon MOSFETs at a  $V_{\rm DS}$  of 1.1–1.3 V. Despite this discrepancy in voltage, the injection velocity of InGaAs channels is more than twice that of the silicon MOSFETs. The saturation tendency of the injection velocity of InGaAs channels suggests that ballistic (collision-free) transport is occurring; this is confirmed by ballistic Monte Carlo simulations that fall right on the experimental point<sup>15</sup>.

#### The gate stack

At the heart of a MOSFET is the gate stack (Fig. 4). It is composed of a metal gate, a high-permittivity (high- $\kappa$ ) dielectric barrier and the semiconductor channel. It must have a dielectric free of trapped charge and other defects, a smooth interface with few interfacial imperfections, and high stability. One of the miracles of silicon technology is the existence of a native oxide, SiO<sub>2</sub>, that meets these requirements. No such native oxides exist for III-V compounds. In fact, exposure of a III-V surface to oxygen results in 'Fermi-level pinning', which is an inability to modulate the electrostatic potential inside the semiconductor<sup>23</sup>. This makes it impossible to use in a MOSFET. In GaAs, the most advanced III-V compound, oxidation creates a rich menu of Ga and As oxides and suboxides, elemental As, As-As dimers and Ga dangling bonds, among other defects<sup>24</sup>. Associated with these is a high density of interface states that prevents the effective modulation of the surface Fermi level<sup>25</sup>. Because of the difficulty of avoiding surface oxidation, early attempts to fabricate GaAs MOSFETs yielded devices with poor performance and low stability<sup>26,27</sup>.

In 1995,  $Ga_2O_3$  deposited *in situ* on GaAs was shown to yield an interface that approached the quality of the AlGaAs/GaAs system<sup>28-30</sup>. This led to both n- and p-channel GaAs MOSFETs<sup>31,32</sup> and suggested that dielectric/III–V interfaces with unpinned Fermi levels were indeed possible.

A major step forward was taken in 2003 when a GaAs MOSFET using Al<sub>2</sub>O<sub>3</sub> deposited by atomic layer deposition (ALD) was demonstrated<sup>33</sup>. The ALD technique is *ex situ*, robust and highly scalable and is widely used in modern silicon manufacturing, so a high-quality ALD oxide/ III–V interface opens the door to manufacturing III–V MOSFETs. This result was unexpected because the starting GaAs surface had been exposed to air. Transmission electron microscopy (TEM) and X-ray photoelectron spectroscopy (XPS) soon showed that during ALD, a kind of 'clean-up effect' takes place in which surface oxides are largely eliminated<sup>34,35</sup>. This happens in the very early stages of ALD<sup>24,36</sup>, and subsequent exposure to the ALD oxidant does not regrow the III–V oxides<sup>36</sup>. Using ALD soon led to MOSFET demonstrations on other III–V compounds, such as InGaAs<sup>37</sup>, InAs<sup>38</sup> and InP<sup>39</sup>.

Progress in the electrical characteristics of III–V MOSFETs accrues from reductions in the interface state density,  $D_{it}$ . As their name suggests, interface states are electronic states that arise from disruptions to the ideal bonding structure of a semiconductor at its interface with a dielectric. They affect device operation in several ways. Interface states below the edge of the conduction band increase the subthreshold swing, whereas those inside the conduction band trap electrons. Both effects reduce  $I_{\rm ON}$  for a given  $I_{\rm OFF}$ . Interface states can also shift the threshold voltage, degrade the channel mobility and be a source of instability.

Insight into the origin of interface states can be gained from density functional theory (DFT) simulations<sup>25,40,41</sup>, which allow the construction of detailed bonding models for oxide/III–V interfaces and the computation of the density of states across the band structure. A perfect reconstructed GaAs surface is free of defect states<sup>25</sup>. When the surface is oxidized, interface states appear as a result of As–As bonds, As dangling bonds, Ga vacancies and perhaps Ga–O and As–O bonds<sup>25,40</sup>. Interestingly, GaO-passivated surfaces are seen to be clean of any gap states<sup>42</sup>, which is consistent with clear manifestations of unpinned Fermi levels in the Ga<sub>2</sub>O<sub>3</sub>/GaAs system<sup>43</sup>.

According to DFT calculations, several interfacial defects appear when HfO<sub>2</sub> or Al<sub>2</sub>O<sub>3</sub>, two common ALD high- $\kappa$  dielectrics, are placed on top of GaAs. Perhaps the most abundant is the As–As dimer, a bonding structure that should not exist in a perfect interface and that is characterized by a near-midgap state<sup>40,41</sup>. In experiments, XPS shows that As–As dimers remain at the interface past the early stages of ALD<sup>24</sup>. A second prominent defect is the Ga dangling bond, which DFT calculations place close to the edge of the conduction band<sup>40,41</sup>. The high density of these defects and their location in the band structure is consistent with experiments and makes the prospect of high-quality GaAs MOSFETs based on ALD oxides problematic<sup>43</sup>.

There are several ways to deal with this problem. The first is to engineer the interface through pre-deposition cleaning treatments<sup>44,45</sup>, the use of interfacial layers<sup>46,47</sup>, the deposition chemistry<sup>48</sup>, post-deposition treatments<sup>44,49</sup> or alternative dielectrics<sup>50,51</sup>. The second involves changing the surface crystalline orientation. The most common orientation is (100), but better device results have been reported on the GaAs (111)A surface<sup>52</sup> (this is also the case in InGaAs<sup>53</sup> and InP<sup>54</sup>). This can be explained by DFT as the high- $\kappa$ /GaAs bonding structure at the interface lacks As–As dimer states<sup>41</sup>.

The third approach is to use compounds containing indium. The device characteristics of MOSFETs improve significantly when the InAs mole fraction in the InGaAs channel is increased<sup>55</sup>. InP has also yielded



**Figure 3** | **High 'on' currents in III–V HEMTs.** The graph shows how 'on' current,  $I_{ON}$ , varies with gate length for InAs HEMTs and silicon MOSFETs at 0.5 V for a fixed 'off' current of 100 nA  $\mu$ m<sup>-1</sup>. The silicon data correspond to 0.5 V and are obtained from models of published experimental data at higher voltages<sup>12</sup>. The data points labelled ITRS represent projections for future scaling from the *International Technology Roadmap for Semiconductors*<sup>7</sup>. The red square corresponds to an InGaAs MOSFET's, the fact that it already exceeds the performance of silicon MOSFETs at 0.5 V is very encouraging. MIT, Massachusetts Institute of Technology. Image modified, with permission from ref. 13.



**Figure 4** | **Possible future MOSFETs using a III–V compound semiconductor channel. a**, Etched source-and-drain quantum-well MOSFET. **b**, Regrown source-and-drain quantum-well MOSFET. **c**, III–V FinFET, in which the channel charge is electrostatically controlled by a gate that wraps around three sides of a very thin channel. **d**, 'Gate-all-around' nanowire MOSFET, which has an array of very short and thin nanowires with the gate wrapped around them. S, source; G, gate; D, drain.

good results<sup>39</sup>. According to DFT, in these materials the interface states associated with group-V dimers and group-III dangling bonds are predicted to lie well inside the conduction band<sup>41</sup>.

A separate consideration in high- $\kappa$ /III–V MOS structures is the channel mobility. The ideal gate stack from a scaling point of view is a surface-channel device in which the oxide sits directly on top of the channel. The problem is that interface roughness and Coulomb scattering associated with interface states, as well as remote phonon scattering from the high- $\kappa$  oxide, severely degrade the mobility<sup>56,57</sup>. For InGaAs MOS structures with scaled gate stacks at realistic sheet carrier concentrations, a mobility in excess of 1,000 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> is difficult to obtain<sup>57</sup>.

A possible solution to this problem is a buried-channel device. In this approach, a thin wide-bandgap semiconductor is placed between the channel and the oxide. This mitigates the impact of interface roughness and reduces Coulomb scattering from the charged interface and bulk oxide states, as well as remote phonon scattering from oxide phonons. All this yields a higher mobility. However, this approach only goes so far, as the need to manage short-channel effects forces the oxide/semiconductor composite barrier structure to remain very thin. At the moment, this limits electron mobility in InGaAs channels to the 1,000– $3,000 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  range<sup>58</sup>. The effect of this level of mobility degradation on the injection velocity in very short devices is not known.

So far, the best III–V MOSFETs have been obtained on InGaAs buried-channel structures equipped with an InP barrier layer using ALD TiSiO as the dielectric<sup>59</sup>. A device with a gate length of 75 nm displays an impressive combination of current drive and subthreshold characteristics, as shown in Fig. 3. This is the only III–V MOSFET I know of with characteristics that entitle it to appear in this figure. Remarkably, its performance exceeds that of state-of-the-art silicon MOSFETs.

#### Self-aligned transistor design

Using group III–V compounds in CMOS technology only makes sense if they allow further transistor scaling and provide better performance than any of the alternatives. The challenge in making small transistors is twofold. First, it is important to maintain adequate electrostatic integrity. This means that the gate exerts a greater degree of electrostatic control over the electron concentration in the channel than in the drain, which calls for a high geometric aspect ratio for the channel. The second challenge is maintaining low parasitic capacitance and resistance from one part of the structure to another. Parasitic capacitance is unlikely to be very different in scaled III–V and silicon MOSFETs. Group III–V compounds have slightly higher permittivity than silicon (about 10% higher for GaAs), but this should have only a minor role because parasitic fringe capacitance associated with the gate sidewalls is quickly becoming dominant as devices continue to scale down in size<sup>60</sup>.

Parasitic resistance is a significant concern. Future generations of transistors will require a source resistance below 50  $\Omega\,\mu m$ . State-of-the-art InGaAs HEMTs have a source resistance of about 150–250  $\Omega\,\mu m$ . The gap is larger than it seems because InGaAs HEMTs feature relatively large contacts (of the order of micrometres). Modelling has shown that when the contact dimensions are appropriately scaled, the contact resistance is more than two orders of magnitude higher than the required value^{61}. How is this problem to be solved?

There are several ingredients to the solution. First, the device structure needs to be self-aligned. This means that the contacts are placed without requiring an optical alignment to the gate, as commonly done in HEMTs. Self-alignment allows a gate–contact distance of only a few nanometres. Self-aligned III–V HEMTs have been demonstrated with promising results<sup>61,62</sup>.

A very low ohmic contact resistance is also required. Fundamentally, InGaAs should not be at a disadvantage compared with silicon. Doping levels of silicon (the preferred n-type dopant) in InGaAs easily reach the mid-10<sup>19</sup> cm<sup>-3</sup> range with an electron mobility that exceeds 1,000 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> at room temperature<sup>63</sup>. This yields a resistivity that beats that of As-doped silicon with doping levels in the mid-10<sup>20</sup> cm<sup>-3</sup> range with one-tenth of the mobility. Refractory ohmic contacts to n<sup>+</sup>-InGaAs with contact resistivities of around 1–2  $\Omega$  µm<sup>2</sup> have been demonstrated using different metals<sup>63</sup>. These values are comparable to the best contacts to n<sup>+</sup>-Si and are in the range required for fully scaled devices.

The biggest concern about scaled III–V transistors is attaining adequate electrostatic integrity. This refers to the tight control of the channel charge by the gate, a key requirement for sharp subthreshold swing. In a planar quantum-well design, this demands a very thin channel and an extremely thin gate barrier.

Two possible planar quantum-well designs are shown in Fig. 4. Figure 4a shows a device architecture with source and drain regions grown with the original heterostructure and recessed to accommodate a self-aligned gate. In this design, the quantum well extends underneath the source and drain, and high-mobility transport is preserved in the extrinsic device. A second advantage is that the dielectric/III–V interface is formed relatively late in the process, providing substantial process flexibility. The InGaAs MOSFET illustrated in Fig. 3 has a structure like this<sup>59</sup>.

A second possible device design is shown in Fig. 4b. In this architecture, the gate stack is formed early in the process. Using the gate as a mask, the channel is etched away from the extrinsic portion of the heterostructure, and then the source and drain regions are grown epitaxially in a self-aligned way. A potential advantage of this approach is the ability to introduce uniaxial strain in the channel. Prototype devices have been fabricated exhibiting promising electrical characteristics<sup>64,65</sup>.

Should the planar design fail to meet the requirements, alternative device structures exist. Recently, Intel announced the use of a trigate FET<sup>66</sup> for the 22-nm CMOS generation. The trigate, also known as a FinFET, is in essence a MOSFET in which the channel charge is electrostatically controlled by a gate that wraps around three sides of a very thin channel. This approach yields improved electrostatic control and scalability. Similar devices based on III–V compounds (Fig. 4c) have already been demonstrated with improved short-channel effects over planar designs<sup>67,68</sup>. An important concern is dry-etching damage, which is difficult to anneal in compound semiconductors<sup>69</sup>.

Higher electrostatic integrity and scaling potential are expected from nanowire FETs (Fig. 4d). These consist of an array of very short and thin nanowires with the gate wrapped around them. Silicon nanowire FETs have been studied for some time<sup>70,71</sup> and constitute an alternative CMOS technology in their own right. For III–V compounds, horizontal and vertical nanowire FETs with impressive characteristics have been demonstrated in the InAs system<sup>72,73</sup>.

#### The p-type MOSFET

Both NMOS and PMOS transistors with reasonably matched performance are required for CMOS logic circuits. The PMOS transistors are based on holes and tend to be inferior to NMOS transistors because of their generally lower mobility. Circuit designers have learned to work with a silicon PMOS transistor that has about one-third of the current density of the NMOS transistor. A future III–V CMOS technology should strive for a performance gap that is no worse than this.

Although hole mobility offers limited guidance in the selection of a suitable p-type channel material, the large imbalance between electron and hole mobilities in III–V compounds is a serious problem, as Fig. 1 shows. It depicts the highest electron and hole mobilities at room temperature that have been reported in inversion layers or quantum wells in various semiconductors as a function of the heterostructure lattice constant (the actual lattice constant, as opposed to the relaxed lattice constant). These mobilities typically come from buried-channel heterostructures (such as HEMTs) at relatively low carrier concentrations.

In Fig. 1, not one semiconductor features both an electron mobility above  $5,000 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$  and a hole mobility above  $1,500 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$ . In most cases the hole mobility is significantly lower than this. There is not even a pair of materials with a similar lattice constant that exhibit mobilities in those ranges. Perhaps the closest is GaAs for the NMOS transistor and Ge for the PMOS transistor, but I have already discussed the difficulty in obtaining high-quality high- $\kappa$ /GaAs interfaces by ALD.

It seems inevitable then to conclude that a future III–V CMOS technology will feature NMOS and PMOS transistors made of different materials with different lattice constants. This has important implications for their co-integration on a common substrate, as discussed below.

The hole mobility can be increased by introducing compressive biaxial strain. This can be accomplished through pseudomorphic growth on a material with a smaller lattice constant. Figure 1 illustrates this through the arrows, which indicate increasing compressive biaxial strain. The gains can be substantial. A hole mobility approaching 2,000 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> has been reported in compressively strained Ge<sup>74</sup>, with around 1,500 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> in InGaSb<sup>75</sup>, more than 1,300 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> in GaSb<sup>76</sup>, and over 1,200 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> in InSb<sup>77</sup>. These are now the most promising materials for PMOS transistors.

There are other ways of improving hole mobility. In Si and Ge, uniaxial compressive strain also increases the hole mobility<sup>78</sup>. Through uniaxial strain, silicon PMOS transistors have recently narrowed the performance gap with n-type MOSFETs<sup>60</sup>. Uniaxial strain also represents a promising approach for III–V compounds<sup>79–81</sup>. An interesting recent finding is that the superposition of uniaxial strain and biaxial strain yields nonlinear mobility gains<sup>80,82</sup>.

There have already been demonstrations of PMOS transistors in GaAs<sup>32</sup>, InGaAs<sup>83</sup>, GaSb<sup>84</sup> and InGaSb<sup>84</sup>. Most of the issues discussed above for NMOS transistors also apply to PMOS transistors, but their development lags behind. At the moment, it does not seem that any III–V PMOS transistor will have a performance advantage over a Ge device, a technology that is much more mature<sup>85</sup>. For this reason, at the present time, the leading PMOS contender for a III–V CMOS technology is based on Ge.

#### Co-integration of NMOS and PMOS transistors on silicon

Perhaps progress is most needed in the side-by-side integration of III–V NMOS and PMOS transistors on a silicon substrate. Economics dictates the use of silicon wafers for at least two reasons. First, a large wafer is essential to achieving the cost structure central to Moore's law. An additional consideration is the effective use of the tool base that will be in place when the new technology moves into advanced development.

The fabrication of III–V heterostructures on silicon has been under

investigation for some time. The interest was fuelled by the integration of optical devices and CMOS logic circuits, multijunction solar cells, and the heterogeneous integration of CMOS circuitry and III–V electronic devices, among other applications. Nanometre-scale III–V CMOS transistors pose some unique requirements for heterogeneous integration. One is the need for a very thin buffer structure that converts the silicon lattice constant into the desired one. The thickness of the buffer layer matters for economic reasons, because long growth times limit process throughput, and for thermal reasons, because heat produced in the transistors must be effectively dissipated. Most buffer layers are made of ternary compound semiconductors, such as InAlAs or AlGaAs, which have poor thermal conductivity<sup>86</sup>.

InGaAs MOSFETs with the lattice constant of InP have been fabricated on silicon by MBE using a 1.5-µm-thick composite GaAs/graded-InAlAs buffer layer<sup>59</sup>. Thinner buffers have been demonstrated for InGaAs HEMTs on silicon<sup>87</sup>. MOVPE, a more practical technique for manufacturing, is also being used. Excellent results have been obtained using an InP/InAlAs composite buffer around 1 µm thick<sup>88</sup>.

A separate approach to the integration of III–V compounds on silicon is the transfer of a III–V device layer onto a silicon substrate that is covered by a thin dielectric<sup>89.90</sup>. This is similar to silicon-on-insulator (SOI), a well-established substrate in the silicon industry. The III–Von-insulator approach even allows strain engineering of the transferred device layer<sup>91</sup>. The challenge for all transfer layer techniques is scaling up to large wafers.

Another silicon 'hetero-integration' technique is aspect ratio trapping (ART)<sup>92</sup>. This consists of the selective growth of lattice-mismatched material inside trenches with high aspect ratio and submicrometre dimensions. The trenches trap threading dislocations, yielding high-quality device layers. Ge, GaAs and InP films have been grown using ART. When combined with epitaxial lateral overgrowth (ELO), uniform high-quality films can be achieved<sup>92</sup>. GaAs MOSFETs with electrical characteristics comparable to those fabricated on GaAs substrates have been demonstrated using ART-ELO<sup>93</sup>.

Although detailed studies of defect control have yet to be reported, it currently seems feasible to fabricate high-quality III–V-layer structures on silicon in a reasonably scalable manner. The greatest challenge is the preparation of a hybrid substrate for NMOS and PMOS transistors that incorporates islands of two different materials with different lattice constants, placed side by side with minimum overhead and yielding a planar surface. This is a critical problem that does not seem to be receiving sufficient attention.

#### Afterword

Moore's law is not a physical law in the manner of Gauss's law or Newton's laws of motion. It does not describe nature. Moore's law was formulated from observations of the exponential increase in transistor density in the early days of integrated electronics<sup>94</sup>, but it has remained valid for 50 years. Moore's true insight was the understanding of the economics behind microelectronics<sup>95</sup>. The driver is not shrinking transistor size per se, but diminishing transistor cost. Transistor footprint scaling makes this possible, but only up to the point at which increased complexity starts eroding manufacturing yields. Moore's law is all about economics and human innovation, and silicon integrated electronics is a dramatic manifestation of the human spirit. But there is nothing unique about silicon. In the not too distant future it may no longer make economic sense to shrink silicon transistors further. It is then that III-V compounds could become the key for continuing Moore's law. Here I have reviewed some of the most pressing technical challenges that need to be overcome to make this happen and discussed some of the remarkable progress already made.

- Ferain, I., Colinge, C. A. & Colinge, J.-P. Multigate transistors as the future of classical metal–oxide–semiconductor field-effect transistors. *Nature* 479, 310–316 (2011).
- Chau, R., Doyle, B., Datta, S., Kavalieros, J. & Zhang, K. Integrated nanoelectronics for the future. *Nature Mater.* 6, 810–812 (2007).
- 3. Iwai, H. Roadmap for 22 nm and beyond. *Microelectron. Eng.* **86**, 1520–1528 (2009).



- 4. Frank, D. J. Power-constrained CMOS scaling limits. *IBM J. Res. Dev.* 46, 235–244 (2002).
- Theis, T. N. & Solomon, P. M. In quest of the "next switch": prospects for greatly reduced power dissipation in a successor to the silicon field-effect transistor. *Proc. IEEE* 98, 2005–2014 (2010).
- del Alamo, J. A. The high-electron mobility transistor at 30: impressive accomplishments and exciting prospects. *Int. Conf. Compound Semicond. Manuf. Technol.* 17–22 (CS ManTech, 2011).
- ITRS, International Technology Working Groups International Technology Roadmap for Semiconductors (http://www.itrs.net/Links/2010ITRS/Home2010.htm) (ITRS, 2010).
- Kim, D.-H. *et al.* 50-nm E-mode ln<sub>0.7</sub>Ga<sub>0.3</sub>As PHEMTs on 100-mm lnP substrate with f<sub>max</sub> > 1 THz. *IEEE Int. Electron Devices Meet.* 692–695 (IEEE, 2010).
- Kim, D.-H. & del Alamo, J. A. 30-nm InAs PHEMTs With f<sub>T</sub> = 644 GHz and f<sub>max</sub> = 681 GHz. *IEEE Electron Device Lett.* 31, 806–808 (2010).
- Leuther, A. et al. 20 nm Metamorphic HEMT with 660 GHz f<sub>T</sub>. Int. Conf. Indium Phosphide Relat. Mater. (IEEE, 2011).
- 11. Jeong, C., Antoniadis, D. A. & Lundstrom, M. S. On backscattering and mobility in nanoscale silicon MOSFETs. *IEEE Trans. Electron Devices* **56**, 2762–2769 (2009).
- del Alamo, J. A., Kim, D.-H., Kim, T.-W., Jin, D. & Antoniadis, D. A. III–V CMOS: what have we learned from HEMTs? *Int. Conf. Indium Phosphide Relat. Mater.* (IEEE, 2011).
- Kim, D. H., del Alamo, J. A., Antoniadis, D. A. & Brar, B. Extraction of virtual-source injection velocity in sub-100 nm III–V HFETs. *IEEE Int. Electron Devices Meet.* 861–864 (IEEE, 2009).

## This paper reports that the electron injection velocity in InGaAs and InAs HEMTs is more than double that in Si MOSFETs of similar gate length at half the voltage.

- 14. Khakifirooz, A. & Antoniadis, D. A. MOSFET performance scaling part I: historical trends. *IEEE Trans. Electron Devices* **55**, 1391–1400 (2008).
- Liu, Y. et al. in Fundamentals of III–V Semiconductor MOSFETs (eds Oktyabrsky, S. & Ye, P. D.) 31–50 (Springer, 2010).
- Fischetti, M. V. & Laux, S. E. Are GaAs MOSFETs worth building? A model-based comparison of Si and GaAs n-MOSFETs. *IEEE Int. Electron Devices Meet.* 481–484 (IEEE, 1989).
- Jin, D., Kim, D.-H., Kim, T. & del Alamo, J. A. Quantum capacitance in scaled down III–V FETs. *IEEE Int. Electron Devices Meet.* 495–498 (IEEE, 2009).
- Kim, T.-W., Kim, D.-H. & del Alamo, J. A. Logic characteristics of 40 nm thin-channel InAs HEMTs. Int. Conf. Indium Phosphide Relat. Mater. 496–499 (IEEE, 2010).
- 19. Kim, T.-W. & del Alamo, J. A. Injection velocity in thin-channel InAs HEMTs. Int. Conf. Indium Phosphide Relat. Mater. (IEEE, 2011).
- Kim, D.-H. & del Alamo, J. A. 30 nm E-mode InAs PHEMTs for THz and future logic applications. *IEEE Int. Electron Devices Meet.* 719–722 (IEEE, 2008).
- Dewey, G. et al. Logic performance evaluation and transport physics of Schottkygate III–V compound semiconductor quantum well field effect transistors for power supply voltages (V<sub>cc</sub>) ranging from 0.5V to 1.0V. IEEE Int. Electron Devices Meet. 487–490 (IEEE, 2009).
- Umansky, V. et al. MBE growth of ultra-low disorder 2DEG with mobility exceeding 35 × 10<sup>6</sup> cm<sup>2</sup>/Vs. J. Cryst. Growth **311**, 1658–1661 (2009).
- Spicer, W. E., Lindau, I., Skeath, P. & Su, C. Y. Unified defect model and beyond. J. Vac. Sci. Technol. 17, 1019–1027 (1980).
   Waite C. L. et al. Conductor field defined and beyond in the second secon
- Hinkle, C. L. et al. GaAs interfacial self-cleaning by atomic layer deposition. Appl. Phys. Lett. 92, 071901 (2008).
- Scarrozza, M. et al. A theoretical study of the initial oxidation of the GaAs(001)-β2(2×4) surface. Appl. Phys. Lett. 95, 253504 (2009).
- Becke, H., Hall, R. & White, J. Gallium arsenide MOS transistors. Solid State Electron. 8, 813–818 (1965).
- Mimura, T., Odani, K., Yokoyama, N., Nakayama, Y. & Fukuta, M. GaAs microwave MOSFETs. *IEEE Trans. Electron Devices* 25, 573–579 (1978).
- Passlack, M. et al. In-situ Ga<sub>2</sub>O<sub>3</sub> process for GaAs inversion/accumulation device and surface passivation applications. IEEE Int. Electron Devices Meet. 383–386 (IEEE, 1995).
- Passlack, M., Hong, M. & Mannaerts, J. P. Quasistatic and high frequency capacitance–voltage characterization of Ga<sub>2</sub>O<sub>3</sub>–GaAs structures fabricated by *in situ* molecular beam epitaxy. *Appl. Phys. Lett.* 68, 1099–1101 (1996).
- Passlack, M., Hong, M., Mannaerts, J. P., Kwo, J. R. & Tu, L. W. Recombination velocity at oxide–GaAs interfaces fabricated by *in situ* molecular beam epitaxy. *Appl. Phys. Lett.* **68**, 3605–3607 (IEEE, 1996).
- Ren, F. et al. Enhancement-mode p-channel GaAs MOSFETs on semi-insulating substrates. *IEEE Int. Electron Devices Meet.* 943–945 (IEEE, 1996).
- 32. Ren, F. *et al.* Demonstration of enhancement-mode p- and n-channel GaAs MOSFETS with  $Ga_2O_3(Gd_2O_3)$  As gate oxide. *Solid State Electron.* **41**, 1751–1753 (1997).
- Ye, P. D. et al. GaAs MOSFET with oxide gate dielectric grown by atomic layer deposition. IEEE Electron Device Lett. 24, 209–211 (2003).
- Frank, M. M. et al. HfO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub> gate dielectrics on GaAs grown by atomic layer deposition. Appl. Phys. Lett. 86, 152904 (2005).
- Huang, M. L. et al. Surface passivation of III–V compound semiconductors using atomic-layer-deposition-grown Al<sub>2</sub>O<sub>3</sub>. Appl. Phys. Lett. 87, 252104 (2005).
- Milojevic, M. et al. Half-cycle atomic layer deposition reaction studies of Al<sub>2</sub>O<sub>3</sub> on (NH<sub>4</sub>)<sub>2</sub>S passivated GaAs(100) surfaces. Appl. Phys. Lett. **93**, 252905 (2008).
- Xuan, Y., Lin, H. C., Ye, P. D. & Wilk, G. D. Capacitance–voltage studies on enhancement-mode InGaAs metal-oxide-semiconductor field-effect transistor using atomic-layer-deposited Al<sub>2</sub>O<sub>3</sub> gate dielectric. *Appl. Phys. Lett.* 88, 263518 (2006).

- Li, N. et al. Properties of InAs metal-oxide-semiconductor structures with atomic-layer-deposited Al<sub>2</sub>O<sub>3</sub> dielectric. Appl. Phys. Lett. 92, 143507 (2008).
- Wu, Y. Q., Xuan, Y., Ye, P. D., Cheng, Z. & Lochtefeld, A. Inversion-type enhancement-mode InP MOSFETs with ALD Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub> and HfAlO nanolaminates as high-κ gate dielectrics. *IEEE Device Res. Conf.* 117–118 (IEEE, 2007).
- Wang, W., Xiong, K., Wallace, R. M. & Cho, K. Impact of interfacial oxygen content on bonding, stability, band offsets, and interface states of GaAs:HfO<sub>2</sub> interfaces. *J. Phys. Chem.* C **114**, 22610–22618 (2010).
- Lin, L. & Robertson, J. Defect states at III–V semiconductor oxide interfaces. *Appl. Phys. Lett.* 98, 082903 (2011).
   This paper provides density-functional theory calculations of interface defect states between high-κ oxides and GaAs, InAs and InP that are consistent with experimental observation.
- Wang, W., Lee, G., Huang, M., Wallace, R. M. & Cho, K. First-principles study of GaAs(001)-β2(2×4) surface oxidation and passivation with H, Cl, S, F, and GaO. *J. Appl. Phys.* **107**, 103720 (2010).

 Passlack, M., Droopad, R. & Brammertz, G. Suitability study of oxide/gallium arsenide interfaces for MOSFET applications. *IEEE Trans. Electron Devices* 57, 2944–2956 (2010).

This experimental study of oxide–GaAs interfaces for MOSFET applications finds that whereas *in situ*-deposited Ga<sub>2</sub>O<sub>3</sub> leads to excellent interfacial quality, *ex situ* ALD-deposited Al<sub>2</sub>O<sub>3</sub> on GaAs leads to Fermi-level pinning.

- Trinh, H. D. *et al.* The influences of surface treatment and gas annealing conditions on the inversion behaviors of the atomic-layer-deposition Al<sub>2</sub>O<sub>3</sub>/n-ln<sub>0.53</sub>Ga<sub>0.47</sub>As metal-oxide-semiconductor capacitor. *Appl. Phys. Lett.* **97**, 042903 (2010).
- 45. O'Connor, E. et al. A systematic study of (NH<sub>4</sub>)<sub>2</sub>S passivation (22%, 10%, 5%, or 1%) on the interface properties of the Al<sub>2</sub>O<sub>3</sub>/In<sub>0.53</sub>Ga<sub>0.47</sub>As/InP system for n-type and p-type In<sub>0.53</sub>Ga<sub>0.47</sub>As epitaxial layers. J. Appl. Phys. **109**, 024101 (2011).
- Ok, I. & Lee, J. C. in Fundamentals of III–V Semiconductor MOSFETs (eds Oktyabrsky, S. & Ye, P. D.) 307–348 (Springer, 2010).
- Wu, Y. D. et al. Engineering of threshold voltages in molecular beam epitaxy-grown Al<sub>2</sub>O<sub>3</sub>/Ga<sub>2</sub>O<sub>3</sub>(Gd<sub>2</sub>O<sub>3</sub>)/In<sub>0.2</sub>Ga<sub>0.8</sub>As. J. Vac. Sci. Technol. B 28, C3H10–C3H13 (2010).
- Cheng, C.-W., Apostolopoulos, G. & Fitzgerald, E. A. The effect of interface processing on the distribution of interfacial defect states and the C–V characteristics of III–V metal-oxide-semiconductor field effect transistors. *J. Appl. Phys.* **109**, 023714 (2011).
- Chen, Y.-T. et al. Fluorinated HfO<sub>2</sub> gate dielectric engineering on In<sub>0.53</sub>Ga<sub>0.47</sub>As metal-oxide-semiconductor field-effect-transistors. *Appl. Phys. Lett.* 96, 103506 (2010).
- Engel-Herbert, R., Hwang, Y., Cagnon, J. I. & Stemmer, S. Metal-oxidesemiconductor capacitors with ZrO<sub>2</sub> dielectrics grown on In<sub>0.53</sub>Ga<sub>0.47</sub>As by chemical beam deposition. *Appl. Phys. Lett.* **95**, 062908 (2009).
- Liu, Y., Xu, M., Heo, J., Ye, P. D. & Gordon, R. G. Heteroepitaxy of single-crystal LaLuO<sub>3</sub> on GaAs(111)A by atomic layer deposition. *Appl. Phys. Lett.* 97, 162910 (2010).
- Xu, M. et al. New insight into Fermi-level unpinning on GaAs: impact of different surface orientations. IEEE Int. Electron Devices Meet. 865–868 (IEEE, 2009).
- Ishii, H. et al. High electron mobility metal–insulator–semiconductor field-effect transistors fabricated on (111)-oriented InGaAs channels. Appl. Phys. Express 2, 121101 (2009).
- Wang, C., Xu, M., Colby, R., Stach, E. A. & Ye, P. D. "Zero" drain-current drift of inversion-mode NMOSFET on InP (111)A surface. *IEEE Device Res. Conf.* 93–94 (IEEE, 2011).

55. Ye, P. D., Xuan, Y., Wu, Y. Q. & Xu, M. Inversion-mode In<sub>x</sub>Ga<sub>1-x</sub>As MOSFETs (x = 0.53, 0.65, 0.75) with atomic-layer-deposited high-*κ* dielectrics. *ECS Trans.* 19, 605–614 (2009).
 This paper reports significant improvements in ALD evide InCoAct MOSFET

### This paper reports significant improvements in ALD oxide InGaAs MOSFET transistor characteristics as the InAs mole fraction in the channel is increased.

- Sonnet, A. M. *et al.* On the calculation of effective electric field in In<sub>0.53</sub>Ga<sub>0.47</sub>As surface channel metal-oxide-semiconductor field-effect-transistors. *Appl. Phys. Lett.* **98**, 193501 (2011).
- Sonnet, A. M. *et al.* Remote phonon and surface roughness limited universal electron mobility of In<sub>0.53</sub>Ga<sub>0.47</sub>As surface channel MOSFETs. *Microelectron. Eng.* 88, 1083–1086 (2011).
- Oktyabrsky, S. *et al.* Electron scattering in buried InGaAs/high-κ MOS channels. ECS Trans. 35, 385–395 (2011).
- Radosavljevic, M. *et al.* Advanced high-κ gate dielectric for high-performance short-channel In<sub>0.7</sub>Ga<sub>0.3</sub>As quantum well field effect transistors on silicon substrate for low power logic applications. *IEEE Int. Electron Devices Meet.* 319–322 (IEEE, 2009).

This paper reports the best logic performance of a III–V MOSFET so far, exceeding that of state-of-the-art silicon MOSFETs at 0.5 V.

- 60. Kuhn, K. J., Liu, M. Y. & Kennel, H. Technology options for 22 nm and beyond. *Int. Workshop Junct. Technol.* 1–6 (IEEE, 2010).
- Waldron, N., Kim, D.-H. & del Alamo, J. A. A self-aligned InGaAs HEMT architecture for logic applications. *IEEE Trans. Electron Devices* 57, 297–304 (2010).
- Kim, T.-W., Kim, D.-H. & del Alamo, J. A. 60 nm Self-aligned-gate InGaAs HEMTs with record high-frequency characteristics. *IEEE Int. Electron Devices Meet.* 696–699 (IEEE, 2010).
- Singisetti, U. et al. Ultralow resistance in situ ohmic contacts to InGaAs/InP. Appl. Phys. Lett. 93, 183502 (2008).

This paper reports Mo/n+–InGaAs ohmic contacts with contact resistance comparable to state-of-the-art silicon technology.

- Chin, H.-C., Gong, X., Liu, X. & Yeo, Y. Lattice-mismatched In<sub>0.4</sub>Ga<sub>0.6</sub>As source/ drain stressors with *in situ* doping for strained In<sub>0.53</sub>Ga<sub>0.47</sub>As channel n-MOSFETs. *IEEE Electron Device Lett.* **30**, 805–807 (2009).
- 65. Terao, R. et al. InP/InGaAs composite metal–oxide–semiconductor field-effect transistors with regrown source and Al<sub>2</sub>O<sub>3</sub> gate dielectric exhibiting maximum drain current exceeding 1.3 mA/µm. Appl. Phys. Express 4, 054201 (2011). This paper reports that a 100-nm gate length InGaAs MOSFET with raised epitaxially grown source and drain regions has excellent electrical characteristics.
- Doyle, B. S. et al. High performance fully-depleted tri-gate CMOS transistors. IEEE Electron Device Lett. 24, 263–265 (2003).
- Wu, Y. Q., Xu, M., Wang, R. S., Koybasi, O. & Ye, P. D. High performance deepsubmicron inversion-mode InGaAs MOSFETs with maximum G<sub>m</sub> exceeding 1.1 mS/μm: new HBr pretreatment and channel engineering. *IEEE Int. Electron Devices Meet.* 323–326 (IEEE, 2009).
- Radosavljevic, M. *et al.* Non-planar, multi-gate InGaAs quantum well field effect transistors with high-κ gate dielectric and ultra-scaled gate-to-drain/gate-tosource separation for low power logic applications. *IEEE Int. Electron Devices Meet.* 126–129 (IEEE, 2010).
- Pearton, S. J. & Norton, D. P. Dry etching of electronic oxides, polymers, and semiconductors. *Plasma Process. Polym.* 2, 16–37 (2005).
   Hashemi, P., Gomez, L., Canonico, M. & Hoyt, J. L. Electron transport in gate-
- Hashemi, P., Gomez, L., Canonico, M. & Hoyt, J. L. Electron transport in gateall-around uniaxial tensile strained-Si nanowire n-MOSFETs. *IEEE Int. Electron Devices Meet.* 1–14 (IEEE, 2008).
- Suk, S. D. *et al.* High performance 5nm radius twin silicon nanowire MOSFET (TSNWFET): fabrication on bulk Si wafer, characteristics, and reliability. *IEEE Int. Electron Devices Meet.* 717–720 (IEEE, 2005).
- Do, Q. T., Blekker, K., Regolin, I., Prost, W. & Tegude, F. J. Single n-InAs nanowire MIS-field-effect transistor: experimental and simulation results. *IEEE Int. Indium Phosphide Relat. Mater.* 392–395 (IEEE, 2007).
- Egard, M. et al. Vertical InAs nanowire wrap gate transistors with ft > 7 GHz and fmax > 20 GHz. Nano Lett. 10, 809–812 (2010).
- Hock, G., Hackbarth, T., Erben, U., Kohn, E. & Konig, U. High performance 0.25 µm p-type Ge/SiGe MODFETs. *Electron. Lett.* **34**, 1888–1889 (1998).
- Bennett, B. R., Ancona, M. G., Boos, J. B. & Shanabrook, B. V. Mobility enhancement in strained p-InGaSb quantum wells. *Appl. Phys. Lett.* **91**, 042104 (2007).
- Bennett, B., Ancona, M., Boos, J., Canedy, C. & Khan, S. Strained GaSb/AlAsSb quantum wells for p-channel field-effect transistors. *J. Cryst. Growth* **311**, 47–53 (2008).
- Radosavljevic, M. et al. High-performance 40 nm gate length InSb p-channel compressively strained quantum well field effect transistors for low-power (V<sub>cc</sub> = 0.5V) logic applications. *IEEE Int. Electron Devices Meet.* 1–4 (IEEE, 2008).
- Kuhn, K. J., Murthy, A., Kotlyar, R. & Kuhn, M. Past, present and future: SiGe and CMOS transistor scaling. ECS Trans. 33, 3–17 (2010).
- Xia, L., Boos, J. B., Bennett, B. R., Ancona, M. G. & del Alamo, J. A. Hole mobility enhancement in In<sub>0.41</sub>Ga<sub>0.59</sub>Sb quantum-well field-effect transistors. *Appl. Phys. Lett.* 98, 053505 (2011).
- Xia, L. V. T., Oktyabrsky, S. & del Alamo, J. A. Mobility enhancement of twodimensional hole Gas in an In<sub>0.24</sub>Ga<sub>0.76</sub>As quantum well by <110> uniaxial strain. *Int. Symp. Compound Semicond. 2011* (IEEE, in the press).
- Nainani, A. et al. Engineering of strained III–V heterostructures for high hole mobility. IEEE Int. Electron Devices Meet. 857–860 (IEEE, 2009).

- Gomez, L., Chleirigh, C. N., Hashemi, P. & Hoyt, J. L. Enhanced hole mobility in high Ge content asymmetrically strained-SiGe p-MOSFETs. *IEEE Electron Device Lett.* 31, 782–784 (2010).
- Passlack, M. et al. Self-aligned GaAs p-channel enhancement mode MOS heterostructure field-effect transistor. *IEEE Electron Device Lett.* 23, 508–510 (2002).
- 84. Nainani, A. *et al.* Development of high-κ dielectric for antimonides and a sub 350 °C III–V pMOSFET outperforming germanium. *IEEE Int. Electron Devices Meet.* 138–141 (IEEE, 2010).
   This paper describes p-type InGaSb MOSFETs with an ALD Al<sub>2</sub>O<sub>3</sub> gate
- dielectric and excellent characteristics.
  85. Pillarisetty, R. et al. High mobility strained germanium quantum well field effect transistor as the p-channel device option for low power (V<sub>cc</sub> = 0.5 V) III–V CMOS architecture. *IEEE Int. Electron Devices Meet.* 150–153 (IEEE, 2010).
- Nakwaski, W. Thermal conductivity of binary, ternary, and quaternary III–V compounds. J. Appl. Phys. 64, 159–166 (1988).
- Hudait, M. K. et al. Heterogeneous integration of enhancement mode In<sub>0.7</sub>Ga<sub>0.3</sub>As quantum well transistor on silicon substrate using thin (≤ 2 µm) composite buffer architecture for high-speed and low-voltage (0.5 V) logic applications. *IEEE Int. Electron Devices Meet.* 625–628 (2007).
- Tang, C. W., Li, H., Zhong, Z., Ng, K. L. & Lau, K. M. Hetero-epitaxy of III–V compounds lattice-matched to InP by MOCVD for device applications. *IEEE Int. Conf. Indium Phosphide Relat. Mater.* 136–139 (IEEE, 2009).
- Yokoyama, M. et al. Extremely-thin-body InGaAs-on-insulator MOSFETs on Si fabricated by direct wafer bonding. *IEEE Int. Electron Devices Meet.* 46–49 (2010).
- Ko, H. et al. Ultrathin compound semiconductor on insulator layers for highperformance nanoscale transistors. *Nature* 468, 286–289 (2010).
   This paper reports on thin-channel InAs-on-insulator MOSFETs with excellent electrical characteristics fabricated on a silicon substrate by a layer-transfer process.
- 91. Fang, H. *et al.* Strain engineering of epitaxially transferred, ultrathin layers of III–V semiconductor on insulator. *Appl. Phys. Lett.* **98**, 012111 (2011).
- Fiorenza, J. et al. Aspect ratio trapping: a unique technology for integrating Ge and III–Vs with silicon CMOS. ECS Trans. 33, 963–976 (2010).
- Wu, Y. Q. et al. Atomic-layer-deposited Al<sub>2</sub>O<sub>3</sub>/GaAs metal-oxide-semiconductor field-effect transistor on Si substrate using aspect ratio trapping technique. *Appl. Phys. Lett.* **93**, 242106 (2008).
- Moore, G. E. Cramming more components onto integrated circuits. *Electronics* 38, 114–117 (1965).
- Hutcheson, G. D. in *Into the Nano Era: Moore's Law Beyond Planar Silicon CMOS* (ed. Huff, H.) 11–38 (Springer, 2009).

Acknowledgements I have enjoyed stimulating discussions with students, collaborators and colleagues. I am particularly thankful to D. Antoniadis, R. Chau, S. Datta, J. Hoyt, D. Jin, D.-H. Kim, T.-W. Kim, A. Kummel, J. Lin, M. Lundstrom, S. Oktyabrsky, M. Passlack, M. Radosavljevic, E. Vogel, N. Waldron, R. Wallace, L. Xia and P. Ye. Research on III–V CMOS transistors at my lab at MIT has been funded by the Materials, Structures and Devices FCRP Center and Intel Corporation.

Author Information Reprints and permissions information is available at www.nature.com/reprints. The author declares no competing financial interests. Readers are welcome to comment on the online version of this article at www.nature.com/nature. Correspondence should be addressed to the author (alamo@mit.edu).