## Impact Ionization in InAlAs/InGaAs HFET's

A. A. Moolji, S. R. Bahl, Member, IEEE, and J. A. del Alamo, Senior Member IEEE

Abstract—The presence of an energy barrier to the transfer of holes from the channel to the gate electrode of InAlAs/InGaAs HFET's prevents the gate current from being a reliable indicator of impact ionization. Consequently, we have used a specially designed sidegate structure to demonstrate that due to the narrow bandgap of InGaAs, impact ionization takes place in the channel of these devices under normal operating conditions. The ionization coefficient was found to follow a classic exponential dependence on the inverse electric field at the drain end of the gate, for over three orders of magnitude.

**MPACT** ionization in the channel of InAlAs/InGaAs Heterostructure Field-Effect Transistors (HFET's) on InP is a severe problem that seriously limits their use in many applications [1]. A high impact ionization rate in the narrow bandgap InGaAs channel is blamed for the poor on- and off-state breakdown voltage [2], [3], the high output conductance at low drain currents [4], excessive shot noise in the drain current [5], and the large gate leakage current [5]–[8] observed in InAlAs/InGaAs HFET's. A detailed understanding of impact ionization is therefore required before the outstanding properties of InAlAs/InGaAs HFET's can be fully exploited [1].

Recently, a method originally proposed by Hui *et al.* [9] has become widespread in the study of impact ionization phenomena in GaAs MESFET's [10] and AlGaAs/GaAs HEMT's [11]. In this technique and in analogy with the substrate current in Si MOSFET's [9], the gate current is used to monitor hole generation in the high-electric field region of the device. Using this method, it has been verified that the ionization coefficient,  $\alpha_n$ , in GaAs MESFET's and AlGaAs/GaAs HEMT's follows theoretical expectations over many orders of magnitude [10], [11]. This is essential information for accurate device modeling. No such studies have been carried out for InAlAs/InGaAs HFET's on InP where impact ionization is considerably more prevalent than in GaAs-based devices. Our paper addresses this issue.

The method of Hui *et al.* [9] requires that the holes generated in the high-field region of the device escape through the gate. This is not entirely possible in the InAlAs/InGaAs system where the valence-band discontinuity for holes is substantial, about 0.2 eV for the compositions lattice-matched to InP [12]. Recently, Yokoyama and Tamura showed that a negatively biased sidegate is an effective collector of impact-ionized holes in GaAs MESFET's [13]. We have used this observation

The authors are with the Massachusetts Institute of Technology, Cambridge, MA 02139 USA.

IEEE Log Number 9403580.

to experimentally study impact ionization in InAlAs/InGaAs HFET's on InP.

The device structure utilized in this work has been described in [14]. It consists of a 300 Å undoped In<sub>0.41</sub>Al<sub>0.59</sub>As strained pseudoinsulator layer and a 100 Å heavily doped ( $8 \times 10^{18}$  $cm^{-3}$  Si) In<sub>0.53</sub>Ga<sub>0.47</sub>As active channel, latticed-matched to InP. The fabrication details for these HFET's have been reported in [15]. An important feature of the process is mesa sidewall isolation which was performed as described in [16]. All the measurements reported here were made on a sidegate structure which consists of an HFET ( $L_G = 2 \ \mu m$  and  $W_G = 30 \ \mu m$ ) with a sidegate centered relative to it, and located parallel to the direction of current flow, at a distance of 15  $\mu$ m from the device. The sidegate, itself, has an ohmic contact deposited on a 40  $\mu$ m  $\times$  15  $\mu$ m mesa island of the heterostructure material. The mesa in the region between the HFET and sidegate contact is etched down to the substrate. By applying a sufficient negative bias to the sidegate contact, it is possible to remove a small fraction of the holes that might be produced in the HFET channel as a result of impact ionization [3]. For this work, the sidegate was maintained at -20 V with respect to the source.

Fig. 1 shows typical drain current  $(I_D)$ , gate current  $(I_G)$ and sidegate current  $(I_{SG})$  vs.  $V_{GS}$  characteristics as a function of  $V_{DS}$ . For  $V_{DS} < 1.4$  V, the  $I_G$  plot reflects simple Schottky-diode behavior, while  $I_{SG}$  stays featureless and small in magnitude  $(I_{SG0} \simeq -11 \text{ nA})$  over the entire  $V_{GS}$  range. For  $V_{DS} > 1.4$  V, on the other hand, as soon as the device turns on (at  $V_{th} \simeq -1.4$  V), a prominent negative-valued hump appears in both  $I_G$  and  $I_{SG}$ ; the height of which is found to increase with  $V_{DS}$ . The negative nature of this hump in the  $I_G$ and  $I_{SG}$  plots suggests that holes are being removed from the HFET channel via the gate [17] and the sidegate [13] contacts, respectively. This idea is supported by the observation (not shown here) that  $I_{SG}$  stays featureless for all values of both  $V_{DS}$  and  $V_{GS}$  if the sidegate is maintained at a positive potential relative to the source.

We analyzed  $I_{SG}$  on the basis of the model proposed by Hui *et al.* for impact ionization in GaAs MESFET's [9]. Since in the case of MESFET's the generated holes are extracted by the gate ( $I_G \simeq I_{hole}$ ), Hui *et al.* plotted semilog graphs of  $|I_G/I_D|$  vs.  $1/(V_{DS} - V_{DSsat})$  and demonstrated that, as expected theoretically [18],  $\alpha_n$  follows the classic relationship:

$$\alpha_n \propto e^{-\frac{\beta}{\mathcal{E}_{\max}}} = e^{-\frac{\beta L_{\text{eff}}}{(V_{DS} - V_{DSsal})}} \tag{1}$$

where  $\beta$  is a constant,  $L_{\text{eff}}$  is the effective length over which ionization occurs and  $\mathcal{E}_{\text{max}}$  is the peak electric field in this region.

0741-3106/94\$04.00 © 1994 IEEE

Manuscript received January 8, 1994; revised May 31, 1994. This work has been funded by the Joint Services Electronics Program (DAAL03-92C0001), C. S. Draper Laboratory (DLH-441694) and Texas Instruments.



Fig. 1. Typical  $I_D$ ,  $I_G$ , and  $I_{SG}$  vs.  $V_{GS}$  characteristics for a sidegate HFET structure for  $V_{DS} = 0.4, 0.8, 1.2, 1.6, 2, 2.4, 2.8, 3.2,$  and 3.6 V.

In the case of HFET's, however, there is a barrier to hole extraction by the gate electrode, as discussed below. Furthermore, conventional gate-drain leakage and real-space transfer of electrons results in  $I_G \neq I_{hole}$ , and the method of Hui *et al.* fails. To overcome these shortcomings, we used  $I_{SG}$  in our analysis. Fig. 2 shows a semilog graph of  $|(I_{SG} - I_{SG0})/I_D|$  vs.  $1/(V_{DS} - V_{DSsat})$  for our device, where we have taken  $V_{DSsat} = V_{GS}$  (a valid assumption in the velocity saturation regime; for  $V_{GS} \succeq -0.6$  V). For low values of  $1/(V_{DS} - V_{DSsat})$ , the data in Fig. 2 approaches a common straight line which is independent of  $V_{GS}$ . This clearly indicates that impact ionization is taking place in the device and that the process is well depicted, over at least three orders of magnitude, by the simple theory presented by Hui *et al.* [9].

The bell-shaped structure seen in the  $I_{SG}$  and  $I_G$  plots can now be explained easily [17]. The ionization process depends on both  $I_D$  and the accelerating electric field,  $\mathcal{E}_{max}$ , at the drain end. These, however, move in opposite sense relative to each other with  $V_{GS}$ . Immediately after the device turns on, for example,  $\mathcal{E}_{max}$  is high and the electron supply proves to be the bottleneck for impact ionization. This causes both  $I_{SG}$  and  $I_G$  to increase towards more negative values as the gate bias is raised. At larger values of  $V_{GS}$ , on the other hand,  $I_D$  increases but  $\mathcal{E}_{max}$  drops. The exponential relationship between  $\alpha_n$  and



Fig. 2. Semilog graph of  $|(I_{SG} - I_{SG0})/I_D|$  vs.  $1/(V_{DS} - V_{DSsat})$  for various values of  $V_{GS}$ . The straight line observed for low values of  $1/(V_{DS} - V_{DSsat})$  confirms the occurrence of impact ionization in the device.

 $\mathcal{E}_{\max}$  then begins to dominate and brings the impact ionization rate down.

Moreover,  $I_G$  peaks at a more negative value of  $V_{GS}$  than  $I_{SG}$ . This is because as  $V_{GS}$  is increased to more positive values, the gate electrode loses its ability to extract holes from the HFET channel. The sidegate, on the other hand, is maintained at a constant negative bias over the entire  $V_{GS}$  range and, therefore, suffers from no such problem. Consequently, if the method of Hui *et al.* is applied to  $I_G$  instead of  $I_{SG}$ , it fails to display the classic behavior seen in Fig. 2.

This fact is best understood by considering the energy band diagrams at the source end of the intrinsic device at different gate biases. Even though the holes are produced in the gatedrain gap, they most probably get swept towards the source end of the channel by the lateral electric field before some of them can escape via the gate electrode. Fig. 3(a) shows the band diagram for  $V_{GS} < 0$ . In this case, the vertical electric field points from the channel towards the gate. As a result, some of the holes that are produced during impact ionization can get across the InAlAs barrier layer and are collected at the gate. As  $V_{GS}$  is made more positive, the bands straighten out and the vertical field drops. Hence, at flat-band, Fig. 3(b), there is no field to aid hole collection by the gate. When  $V_{GS}$  is increased beyond flat-band, the field changes direction, Fig. 3(c), and hole transfer to the gate gets suppressed completely. Our experimental results substantiate these arguments (see Fig. 1). In fact, as  $V_{GS}$  is raised beyond the peak of the hump in  $I_G$  (at  $V_{GS} \simeq -1$  V), the gate current decays nearly linearly with an extrapolation to zero at about  $V_{GS} = 0.2$  V, for all values of  $V_{DS} > 1.4$  V. This is approximately the flat-band voltage of the structure, which gives credibility to our assumption that the holes escape to the gate mainly on the source end of the channel.



Fig. 3. Band diagrams for the source end of the intrinsic device for: (a) depletion, (b) flat-band, and (c) accumulation, indicating the effect of the barrier between the gate and channel on hole extraction by the gate electrode.

The sidegate current, on the other hand, is not affected by the presence of the gate-channel barrier, and therefore extrapolates to  $I_{SG0}$  at a constant value of  $V_{DG} \simeq 1.4$  V, independent of  $V_{GS}$  (see Fig. 1). This value is consistent with the minimum  $V_{DS}$ , also 1.4 V as stated earlier, that is required for the onset of impact ionization just beyond threshold.

In conclusion, by examining the sidegate current, we have demonstrated that impact ionization takes place in the channel of InAlAs/InGaAs HFET's under normal operating conditions. Our study reveals a well behaved exponential relationship between the impact ionization coefficient and the inverse electric field at the drain end of the gate.

## ACKNOWLEDGMENT

The authors are grateful to E. Zanoni, C. Canali, and J. Dickmann for useful discussions.

## REFERENCES

- L. D. Nguyen, L. E. Larson, and U. K. Mishra, "Ultra-high-speed modulation-doped field-effect transistors: A tutorial review," in *Proc.* of the IEEE, vol. 80, no. 4, 1992, p. 494.
- [2] J. Dickmann, S. Schildberg, H. Dämbkes, S. R. Bahl, and J. A. del Alamo, "Characterization of the breakdown behavior of pseudomorphic InAIAs/InGaAs/InP HEMT's with high breakdown voltages," in 20th Int. Symp. on Gallium Arsenide and Related Compounds, Freiburg, Germany, to be published.
- [3] S. R. Bahl and J. A. del Alamo, "Physics of breakdown in InAlAs/n<sup>+</sup>-InGaAs heterostructure field-effect transistors," in Proc. of

the 5th Int. Conf. on InP and Related Materials, Paris, France, 1993, p. 243. G. G. Zhou, A. Fischer-Colbrie, J. Miller, Y. C. Pao, B. Hughes,

- [4] G. G. Zhou, A. Fischer-Colbrie, J. Miller, Y. C. Pao, B. Hughes, L. Studebacker, and J. S. Harris, Jr., "High output conductance of InAlAs/InGaAs/InP MOD-FET due to weak impact ionization in the InGaAs channel," in *IEDM Tech. Digest*, 1991, p. 247.
  [5] D. J. Newson, R. P. Merrett, and B. K. Ridley, "Influence of domain
- [5] D. J. Newson, R. P. Merrett, and B. K. Ridley, "Influence of domain formation on the V<sub>ds</sub> dependence of noise and gate leakage in InGaAs FET's," in *Third Int. Conf. on InP and Related Materials*, Cardiff, Wales, UK, 1991, p. 427.
  [6] F. Buchali, C. Heedt, W. Prost, I. Gyuro, and F. J. Tegude, "Anal-
- [6] F. Buchali, C. Heedt, W. Prost, I. Gyuro, and F. J. Tegude, "Analysis of gate leakage on MOVPE grown InAlAs/InGaAs/InP-HFET," *Microelectron. Eng.*, vol. 19, p. 401, 1992.
  [7] C. Heedt, F. Buchali, W. Prost, D. Fritzsche, H. Nickel, and F. J. Tegude,
- [7] C. Heedt, F. Buchali, W. Prost, D. Fritzsche, H. Nickel, and F. J. Tegude, "Extremely low gate leakage InAlAs/InGaAs HEMT," in *Int. Symp.* on GaAs and Related Compounds, Karuizawa, Japan, 1992. Institute of Physics Conf. Series, no. 129, 1993, p. 941.
- [8] C. Heedt, F. Buchali, W. Prost, D. Fritzche, H. Nickel, and F. J. Tegude, "Characterization of impact-ionization in InAlAs/InGaAs/InP HEMT structures using a novel photocurrent-measurement technique," in 5th Int. Conf. on InP and Related Materials, Paris, France, 1993, p. 247.
- K. Hui, C. Hu, P. George, and P. K. Ko, "Impact ionization in GaAs MES-FET's," *IEEE Electron Device Lett.*, vol. 11, pp. 113–115, 1990.
   C. Canali, A. Pacaggnella, E. Zanoni, C. Lanzieri, and A. Cetronio,
- [10] C. Canali, A. Pacaggnella, E. Zanoni, C. Lanzieri, and A. Cetronio, "Comments on 'impact ionization in GaAs MESFETs'," *IEEE Electron Device Lett.*, vol. 12, p. 80, 1991.
- [11] E. Zanoni, M. Manfredi, S. Bigliardi, A. Paccagnella, P. Pisoni, C. Tedesco, and C. Canali, "Impact ionization and light emission in AlGaAs/GaAs HEMT's," *IEEE Transactions on Electron Devices*, vol. 39, p. 1849, 1992.
   [12] M. S. Hybertsen, "Band offset transitivity at the In-
- [12] M. S. Hybertsen, "Band offset transitivity at the In-GaAs/InAlAs/InP(001) heterointerfaces," Appl. Physics Lett., vol. 58, no. 16, p. 1760, 1991.
- [13] T. Yokoyama and A. Tamura, "The substrate current by impact ionization in GaAs MESFET's," in Int. Symp. on GaAs and Related Compounds, Seattle, Washington, USA, 1991. Institute of Physics Conference Series, no. 120, p. 239, 1992.
- [14] S. R. Bahl, B. R. Bennett, and J. A. del Alamo, "A high-voltage, doublystrained In<sub>0.41</sub> Al<sub>0.59</sub> As/n<sup>+</sup>-In<sub>0.65</sub> Ga<sub>0.35</sub> As HFET," in *Proc. 4th Int. Conf. on InP and Related Materials*, Newport, Rhode Island, USA, p. 222, 1992.
- [15] S. R. Bahl, B. R. Bennett, and J. A. del Alamo, "Doubly strained InAlAs/n<sup>+</sup>-InGaAs HFET with high breakdown voltage," *IEEE Electron Device Lett.*, vol. 14, p. 23, 1993.
  [16] S. R. Bahl and J. A. del Alamo, "Elimination of mesa-sidewall gate-
- [16] S. R. Bahl and J. A. del Alamo, "Elimination of mesa-sidewall gateleakage in InAlAs/InGaAs heterostructures by selective sidewall recessing," *IEEE Electron Device Lett.*, vol. 13, p. 195, 1992.
- ing," *IEEE Electron Device Lett.*, vol. 13, p. 195, 1992.
  [17] A. Neviani, C. Tedesco, E. Zanoni, C. U. Naldi, and M. Pirola, "Impact ionization phenomenon in GaAs MESFETs: experimental results and simulations," in*Int. Symp. on GaAs and Related Compounds*, Seattle, Washington, USA, 1991. *Institute of Physics Conference Series*, no. 120, p. 267, 1992.
- [18] T. P. Pearsall, F. Capasso, R. Nahory, M. Pallach, and J. Chelikowsky, "The band structure dependence of impact ionization by hot carriers in semiconductors: GaAs," *Solid-State Electron.*, vol. 21, p. 297, 1978.